# Routing Architecture Design Basics

1



#### **Topics**

- Tradeoffs: area, routability, performance
- Architecture
  - ☐ Segmented wiring
  - □ Switch boxes
  - □ Connection boxes



#### **Routing Architecture**

- Determines the way in which wiring segments and programmable switches are positioned.
- Three concerns:
  - □Area
  - Routability
  - □ Performance
- *Routability* capability to accommodate all signal nets of a design.
- *Performance* keep propagation delay low.

3



#### Importance of Routing Architecture

- Engineers found that 60% logic utilization was good, 70% great, and 80% a practical impossibility. *Why?*
- Routing resources

Logic resources



Competing for die area



#### **Interconnect strategies for FPGA**

- Observation:
  - ☐ Some nets are short, some are long
- Solution:
  - □ Provide different types of wires:
    - Short wires: local LE connections.
    - Global wires: long-distance, buffered communication.
    - Special wires: clocks, etc.

5



#### **Paths in Programmable Interconnect**

- How to make connection from LE to channel?
- How to make connection between channels?





#### **Interconnect Richness**

- Within a channel:
  - ☐ How many wires?
  - □ Length of segments?
  - □ Number of connections from LE to channel?
- Between channels:
  - □ Number of connections between channels?
  - □ Channel structure?

7



#### **Interconnect Network**





### **Channel Segmentation**



9



## **Segmented Wiring**

Length 1
Length 2

### **Offset Segments**



# **Connections between Channels: Switchbox Design**





#### **Switch Box Implementation**



A Switch Box

Example routing of 5 nets

13



### **Connections from LE to Channel: Connection Box Design**



## M

## Drawbacks of Programmable Interconnect

- Switches add delay.
- Transistor off-state is worse in advanced technologies.
- FPGA interconnect has extra length ⇒ added capacitance.
- Some wires will not be utilized.

15